The following files were generated for 'FTU_dual_port_ram64' in directory /ihp/home01/qweitzel/FPGA/trac-ISDC.svn/firmware/FTU/ram64/ FTU_dual_port_ram64.asy: Graphical symbol information file. Used by the ISE tools and some third party tools to create a symbol representing the core. FTU_dual_port_ram64.gise: ISE Project Navigator support file. This is a generated file and should not be edited directly. FTU_dual_port_ram64.ise: ISE Project Navigator support file. This is a generated file and should not be edited directly. FTU_dual_port_ram64.ngc: Binary Xilinx implementation netlist file containing the information required to implement the module in a Xilinx (R) FPGA. FTU_dual_port_ram64.sym: Please see the core data sheet. FTU_dual_port_ram64.v: Verilog wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. FTU_dual_port_ram64.veo: VEO template file containing code that can be used as a model for instantiating a CORE Generator module in a Verilog design. FTU_dual_port_ram64.vhd: VHDL wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. FTU_dual_port_ram64.vho: VHO template file containing code that can be used as a model for instantiating a CORE Generator module in a VHDL design. FTU_dual_port_ram64.xco: CORE Generator input file containing the parameters used to regenerate a core. FTU_dual_port_ram64.xise: ISE Project Navigator support file. This is a generated file and should not be edited directly. FTU_dual_port_ram64_readme.txt: Text file indicating the files generated and how they are used. FTU_dual_port_ram64_flist.txt: Text file listing all of the output files produced when a customized core was generated in the CORE Generator. FTU_dual_port_ram64_xmdf.tcl: ISE Project Navigator interface file. ISE uses this file to determine how the files output by CORE Generator for the core can be integrated into your ISE project. blk_mem_gen_ds512.pdf: Please see the core data sheet. Please see the Xilinx CORE Generator online help for further details on generated files and how to use them.