source: firmware/FTU/ram64/FTU_dual_port_ram64_readme.txt@ 18907

Last change on this file since 18907 was 10037, checked in by weitzel, 14 years ago
FTU counter changed from 16 to 30 bit
File size: 2.3 KB
Line 
1The following files were generated for 'FTU_dual_port_ram64' in directory
2/ihp/home01/qweitzel/FPGA/trac-ISDC.svn/firmware/FTU/ram64/
3
4FTU_dual_port_ram64.asy:
5 Graphical symbol information file. Used by the ISE tools and some
6 third party tools to create a symbol representing the core.
7
8FTU_dual_port_ram64.gise:
9 ISE Project Navigator support file. This is a generated file and should
10 not be edited directly.
11
12FTU_dual_port_ram64.ise:
13 ISE Project Navigator support file. This is a generated file and should
14 not be edited directly.
15
16FTU_dual_port_ram64.ngc:
17 Binary Xilinx implementation netlist file containing the information
18 required to implement the module in a Xilinx (R) FPGA.
19
20FTU_dual_port_ram64.sym:
21 Please see the core data sheet.
22
23FTU_dual_port_ram64.v:
24 Verilog wrapper file provided to support functional simulation.
25 This file contains simulation model customization data that is
26 passed to a parameterized simulation model for the core.
27
28FTU_dual_port_ram64.veo:
29 VEO template file containing code that can be used as a model for
30 instantiating a CORE Generator module in a Verilog design.
31
32FTU_dual_port_ram64.vhd:
33 VHDL wrapper file provided to support functional simulation. This
34 file contains simulation model customization data that is passed to
35 a parameterized simulation model for the core.
36
37FTU_dual_port_ram64.vho:
38 VHO template file containing code that can be used as a model for
39 instantiating a CORE Generator module in a VHDL design.
40
41FTU_dual_port_ram64.xco:
42 CORE Generator input file containing the parameters used to
43 regenerate a core.
44
45FTU_dual_port_ram64.xise:
46 ISE Project Navigator support file. This is a generated file and should
47 not be edited directly.
48
49FTU_dual_port_ram64_readme.txt:
50 Text file indicating the files generated and how they are used.
51
52FTU_dual_port_ram64_flist.txt:
53 Text file listing all of the output files produced when a customized
54 core was generated in the CORE Generator.
55
56FTU_dual_port_ram64_xmdf.tcl:
57 ISE Project Navigator interface file. ISE uses this file to determine
58 how the files output by CORE Generator for the core can be integrated
59 into your ISE project.
60
61blk_mem_gen_ds512.pdf:
62 Please see the core data sheet.
63
64
65Please see the Xilinx CORE Generator online help for further details on
66generated files and how to use them.
67
Note: See TracBrowser for help on using the repository browser.